# An In-Depth Examination of Virtual Memory Systems I. Introduction to Virtual Memory

Virtual memory is a foundational memory management technique in modern computing systems. It provides an "idealized abstraction of the storage resources that are actually available on a given machine," effectively creating the "illusion to users of a very large (main) memory". This abstraction layer allows programs to operate as if they have access to a vast, contiguous block of memory, irrespective of the physical memory's actual size or fragmented nature. The operating system (OS), through a combination of hardware and software, orchestrates this illusion by mapping memory addresses used by a program—termed virtual addresses—into physical addresses in the computer's main memory (Random Access Memory, or RAM) and, when necessary, secondary storage (typically a hard disk drive or solid-state drive).

The necessity of virtual memory stems from several critical requirements of contemporary computing environments. Historically, during the 1960s and early 1970s when physical memory was exceedingly expensive, virtual memory enabled software with substantial memory demands to execute on systems with limited real memory, offering significant cost savings.¹ Beyond simply extending apparent memory capacity, virtual memory frees applications from the complexities of managing shared memory spaces, facilitates the sharing of common library code between processes, enhances system security through memory isolation, and allows programs to conceptually utilize more memory than physically available.¹ It simplifies programming by hiding physical memory fragmentation and delegating memory hierarchy management to the OS kernel, thereby eliminating the need for programmers to implement cumbersome techniques like manual overlays, which were common in the 1950s.¹ Consequently, virtual memory is an integral and indispensable component of modern computer architectures, typically requiring hardware support in the form of a Memory Management Unit (MMU).¹

This report will delve into the intricacies of virtual memory, exploring its core concepts, the mechanisms that underpin its operation, and its implementation in prominent operating systems. Key topics will include the fundamental units of virtual memory (pages and frames), the data structures that manage mappings (page tables), the handling of events when required data is not in physical memory (page faults), and an alternative memory organization scheme (segmentation). Furthermore, the report will meticulously detail the process of virtual-to-physical address translation, the role of the Translation Lookaside Buffer (TLB) in accelerating this process, and provide illustrative examples of virtual memory management in Linux and

Windows systems.

# **II. Core Concepts of Virtual Memory**

The effective operation of virtual memory hinges on several interconnected concepts that allow the OS to manage memory efficiently and transparently to the application. These include the division of memory into pages and frames, the use of page tables to track mappings, the mechanism of demand paging, and the handling of page faults.

# A. Pages and Page Frames: The Building Blocks

In a paged virtual memory system, the virtual address space of a process is divided into fixed-size blocks known as **pages**.<sup>2</sup> Concurrently, the physical memory (RAM) is partitioned into blocks of the same fixed size, called **page frames** (or simply frames).<sup>3</sup> The critical aspect is that pages and page frames are of identical size.<sup>3</sup> This uniformity simplifies memory allocation and management. For instance, Linux commonly uses a page size of 4 Kilobytes (KB).<sup>5</sup>

When a program executes, its virtual pages are mapped to available physical page frames.<sup>4</sup> This mapping is not necessarily contiguous in physical memory, even if the virtual pages appear contiguous to the process.<sup>7</sup> This non-contiguous allocation is a key feature, allowing the OS to utilize physical memory more flexibly and efficiently.<sup>4</sup> A program can be much larger than the available physical memory because only the currently needed pages of the process must reside in physical frames at any given time.<sup>4</sup> For example, code for error handling or rarely used features might not be loaded into physical memory unless explicitly invoked.<sup>9</sup>

This division into pages and frames allows the OS to load portions of a program into memory on demand, manage memory protection at a page granularity, and share pages between processes (e.g., for shared libraries). The one-to-one mapping of bytes within a page to its corresponding page frame (e.g., the zeroth byte of a virtual page maps to the zeroth byte of its assigned physical page frame) ensures that the content is faithfully represented once the mapping is established.<sup>5</sup>

# B. Page Tables: The Address Map

A **page table** is a crucial data structure used by the virtual memory system to store the mappings between virtual addresses (specifically, virtual page numbers) and physical addresses (physical frame numbers). Each process typically has its own page table, reflecting its unique virtual address space. The OS is responsible for setting up and maintaining these page tables, while the MMU hardware reads them

during the address translation process.1

Each entry in a page table, known as a **Page Table Entry (PTE)**, holds the mapping for a single virtual page to a physical frame.<sup>11</sup> Beyond the physical frame number, a PTE contains several auxiliary control bits that provide additional information about the page's status and permissions.<sup>11</sup> Common control bits include:

- **Present/Valid Bit:** This bit indicates whether the corresponding virtual page is currently resident in physical memory (i.e., mapped to a valid physical frame) or not.<sup>3</sup> If this bit is clear (0), accessing the page will trigger a page fault.
- **Protection Bits (Read/Write/Execute):** These bits define the access permissions for the page (e.g., read-only, read-write, execute-only).<sup>11</sup> An attempt to perform an unauthorized operation (like writing to a read-only page) will cause a protection fault (a type of page fault).<sup>11</sup>
- **Dirty/Modified Bit:** This bit is set by the hardware if the page has been written to since it was loaded into memory. This is important for page replacement: if a dirty page is to be evicted from memory, its contents must first be written back to secondary storage (e.g., the swap file) to preserve the changes. A clean page can often be discarded without a write-back if a valid copy already exists on disk. 11
- Accessed/Referenced Bit: This bit is typically set by hardware whenever the page is read or written. Page replacement algorithms use this bit to determine which pages have been recently used and which are candidates for eviction.<sup>15</sup>
- Address Space or Process ID information: In some systems, PTEs might contain information identifying the process or address space to which the page belongs, especially relevant for shared memory or TLB management.<sup>11</sup>

Page tables can be structured in various ways, including single-level tables or, more commonly for large address spaces, multi-level (hierarchical) page tables.<sup>6</sup> In a multi-level scheme, higher-level tables point to pages containing lower-level page tables, and the final level points to the actual physical page frames.<sup>6</sup> This hierarchical structure helps to save space, as page table pages for unused portions of a large virtual address space do not need to be allocated. The page tables themselves are typically stored in main memory and are paged in and out like any other data.<sup>5</sup>

The existence and meticulous management of page tables are fundamental to virtual memory. They enable the OS to provide each process with a private, consistent view of memory, enforce protection, and manage the dynamic allocation of physical memory resources. The integrity of page tables is paramount, as corruption could lead to system-wide instability or security breaches.

#### C. Page Faults: Handling Missing Pages

A **page fault** is an exception raised by the MMU when a process attempts to access a virtual memory page that is not currently mapped to a physical frame in main memory, or when an access violates page protection attributes.<sup>3</sup> This means the present bit in the corresponding PTE is clear, or a permission check fails.<sup>14</sup> It's crucial to understand that page faults are not necessarily errors; they are a normal and integral part of how demand-paged virtual memory systems operate.<sup>13</sup>

# 1. Definition and Types of Page Faults

When a page fault occurs, the hardware traps to the operating system, which then executes a page fault handler to resolve the situation.<sup>3</sup> There are several types of page faults:

- Minor (Soft) Page Fault: This occurs if the required page is already loaded in physical memory (perhaps for another process, or it was recently removed from the current process's working set but is still in a cache like the standby list) but is not currently marked as resident in the MMU for the faulting process.<sup>17</sup> The OS only needs to update the page table entry to point to the existing physical frame and mark it as present. No disk access is required.<sup>17</sup>
- Major (Hard) Page Fault: This occurs when the required page is not in physical memory at all and must be fetched from secondary storage (e.g., a swap file or a memory-mapped file on disk).<sup>17</sup> This involves I/O operations, which are significantly slower than memory accesses, and thus have a greater performance impact.<sup>17</sup>
- Invalid Page Fault (Protection Fault / Segmentation Fault): This occurs if the
  memory access is illegal, such as trying to write to a read-only page, accessing a
  kernel-only page from user mode, or referencing an address outside the
  process's allocated virtual address space.<sup>11</sup> In such cases, the OS typically
  terminates the offending process (e.g., with a "segmentation violation" or "access
  violation" error).<sup>17</sup>

# 2. Sequence of Events During a Page Fault (for a page not in memory)

The handling of a major page fault (where the page needs to be loaded from disk) generally follows these steps <sup>3</sup>:

- 1. **Trap to OS:** The MMU detects the fault (e.g., present bit is zero in PTE) and traps to the operating system, saving the state of the faulting process (program counter, registers).<sup>8</sup>
- 2. **Validate Access:** The OS determines the virtual address that caused the fault and verifies if the access is valid (e.g., within the process's legitimate address

- space, permissions are appropriate for the *type* of page if it were present). If invalid, the process is typically terminated.
- 3. Locate Page on Disk: If the access is valid but the page is not in RAM, the OS locates the page on the backing store (e.g., swap file or original executable file).<sup>3</sup>
- 4. Find Free Frame: The OS searches for a free physical page frame in RAM.3
  - o If a free frame is available, it is allocated.
  - If no free frames are available, a page replacement algorithm is invoked to select a victim page currently in memory. If the victim page is "dirty" (modified), it must be written back to disk before its frame can be reused. This process is detailed further in the context of page replacement algorithms.<sup>4</sup>
- 5. **Schedule Disk I/O:** The OS schedules a disk operation to read the required page from the backing store into the allocated (or newly freed) physical frame.<sup>3</sup> The faulting process is usually put into a blocked (waiting) state, allowing the CPU to execute other processes.<sup>9</sup>
- 6. **Update Page Table:** Once the disk read is complete and the page is in the physical frame, the OS updates the faulting process's page table entry for the virtual page: the present bit is set to 1, the physical frame number is filled in, and protection bits are set appropriately.<sup>3</sup>
- 7. **Update TLB:** The Translation Lookaside Buffer (TLB) entry for this page, if one existed and caused the miss, or a new one, will be updated with the new mapping.
- 8. **Restart Instruction:** The faulting process is moved from the waiting state to the ready state. When it is rescheduled to run, the instruction that originally caused the page fault is restarted. This time, the memory access should succeed as the page is now in memory and the PTE is valid.

The efficiency of page fault handling, particularly minimizing the frequency of major page faults and the latency they introduce, is critical for overall system performance. Frequent page faults, especially major ones, can lead to a condition called **thrashing**, where the system spends more time swapping pages in and out of memory than doing useful work, severely degrading performance.<sup>17</sup> This underscores the importance of effective page replacement algorithms and sufficient physical memory.

# D. Demand Paging: Loading Pages as Needed

**Demand paging** is a common technique for implementing virtual memory where pages are loaded into physical memory only when they are actually referenced by a program (i.e., "on demand").<sup>8</sup> This is a form of lazy loading.<sup>13</sup> Instead of loading an entire program into memory before execution, a process begins with none or only a few of its pages in physical memory.<sup>8</sup> As the process executes and attempts to access

pages not yet in memory, page faults occur, and the OS brings in the required pages from secondary storage.<sup>8</sup>

The primary advantages of demand paging include 4:

- **Reduced I/O:** Less I/O is needed at program startup because only necessary pages are loaded, not the entire program.
- Less Memory Usage: Only the parts of the program that are actively being used occupy physical memory, allowing more programs to reside in memory simultaneously.
- **Faster Response Time:** Programs can start executing more quickly as they don't have to wait for their entire address space to be loaded.
- **Support for Larger Programs:** Programs can be larger than the available physical memory.
- Increased Multiprogramming: More processes can be kept in memory, potentially leading to better CPU utilization.

In an extreme form called **pure demand paging**, a process starts with no pages in memory, and every page access initially causes a page fault until the process's working set (the set of pages it is actively using) is loaded. While this maximizes laziness, in practice, some systems might prefetch certain pages (anticipatory paging) if they predict they will be needed soon, to mitigate initial fault latency. <sup>21</sup>

Demand paging relies heavily on the page fault mechanism. The hardware support needed is essentially the same as for basic paging and swapping: page tables (with a present/valid bit) and secondary storage (swap space). When a page fault occurs for a page that is valid but not present, the OS handles it by finding the page on disk, loading it into a free frame (possibly evicting another page if no frames are free), updating the page table, and restarting the faulting instruction. 13

While demand paging offers significant benefits, it's not without potential drawbacks. The initial access to any page not in memory incurs the latency of a page fault and disk I/O.<sup>13</sup> If a program has poor locality of reference (accessing memory locations scattered widely and unpredictably), it can lead to frequent page faults (thrashing), negating the performance benefits.<sup>19</sup> The OS must also implement effective page replacement algorithms to decide which pages to evict when memory is full.<sup>8</sup>

# III. Segmentation: An Alternative View of Memory

While paging divides a process's virtual address space into fixed-size pages, **segmentation** is a memory management technique that divides it into logical,

variable-sized segments.<sup>4</sup> Each segment typically corresponds to a logical unit of a program, such as a code segment, data segment, stack segment, or heap segment.<sup>3</sup> This approach allows memory to be viewed in a way that often aligns more closely with how programmers structure their code and data.<sup>4</sup>

# A. Objectives and Mechanism of Segmentation

The primary objectives of segmentation include 3:

- **Logical Organization:** To provide a memory structure that reflects the logical components of a program (e.g., code, data, stack).
- Protection: To facilitate protection and sharing by allowing different access rights (read, write, execute) to be applied to different segments. For example, a code segment can be made read-only and executable, while a data segment can be read-write.<sup>4</sup>
- **Sharing:** To enable selective sharing of segments between processes (e.g., shared libraries or data regions).<sup>4</sup>
- **Dynamic Sizing:** To accommodate program modules of varying sizes without the internal fragmentation inherent in fixed-size paging (within the last page of a segment if segmentation is combined with paging, or within the segment itself if not fully used).<sup>3</sup>

The mechanism of segmentation involves translating a logical address, which is typically a two-part address: a **segment number** and an **offset** within that segment.<sup>3</sup>

- 1. **Segment Table:** Each process has a **segment table**. The segment number from the logical address is used as an index into this table.<sup>3</sup>
- 2. **Segment Table Entry (STE):** Each entry in the segment table (also called a segment descriptor) contains information about a specific segment, primarily:
  - Base Address: The starting physical address where the segment is loaded in memory.<sup>3</sup>
  - o Limit (or Length): The size of the segment.3
  - Protection Bits: Access permissions for the segment (e.g., read, write, execute, privilege level).<sup>3</sup>
  - Other flags, such as a present bit (if segmentation is combined with swapping/paging of segments), a modified bit, etc..<sup>3</sup>

#### 3. Address Translation and Validation:

- The MMU retrieves the STE using the segment number.
- It checks if the offset is within the segment's bounds (i.e., 0≤offsetlimit).³ If the offset is out of bounds, a segmentation fault (trap to OS) occurs.
- o It verifies access permissions based on the protection bits in the STE and the

- type of access being attempted. If permissions are violated, a protection fault occurs.3
- If all checks pass, the physical address is calculated by adding the segment's base address to the offset: Physical Address=Base Address+Offset.<sup>3</sup>

Segmentation allows for more flexible memory allocation than pure partitioning because segments can be of different sizes tailored to the program's needs.<sup>22</sup> However, pure segmentation can suffer from **external fragmentation**.<sup>4</sup> As segments are loaded and unloaded from memory, free memory can become divided into many small, non-contiguous holes, which may be too small to satisfy future segment allocation requests, even if the total free memory is sufficient. Compaction can be used to consolidate free space but is computationally expensive.

#### B. Paging vs. Segmentation: A Comparative Look

Paging and segmentation are two distinct approaches to memory management, each with its own set of advantages and disadvantages.

| Feature            | Paging                                                                     | Segmentation                                                                                         | Snippets |
|--------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|----------|
| Memory Division    | Divides logical and physical memory into fixed-size blocks (pages/frames). | Divides logical<br>memory into<br>variable-sized blocks<br>(segments) based on<br>program structure. | 3        |
| Size Determination | Page size is fixed by hardware.                                            | Segment size is determined by the programmer/compiler , reflecting logical units.                    | 3        |
| User Visibility    | Generally invisible to the user/programmer.                                | Visible to the user/programmer, as segments are logical units.                                       | 3        |
| Address Structure  | Logical address is (page number, offset).                                  | Logical address is (segment number, offset).                                                         | 3        |

| Fragmentation          | Suffers from internal fragmentation (in the last page of a process/segment).     | Suffers from external fragmentation (holes between segments).                        | 3 |
|------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---|
| Memory Allocation      | Simpler, as all units<br>are fixed-size. OS<br>manages a list of free<br>frames. | More complex due to variable sizes. OS manages a list of free holes.                 | 7 |
| Data Structures        | Requires a page table per process.                                               | Requires a segment table per process.                                                | 7 |
| Sharing                | Page-level sharing is possible but can be less intuitive.                        | Segment-level<br>sharing is natural for<br>logical units like code<br>or libraries.  | 4 |
| Protection             | Protection bits are per page.                                                    | Protection bits are per segment, aligning with logical program structure.            | 4 |
| Memory Access<br>Speed | Generally faster due<br>to simpler hardware<br>translation and fixed<br>sizes.   | Can be slower due to variable sizes and more complex address calculation/validation. | 3 |

Historically, the Intel 80286 processor introduced segmentation to the x86 architecture for virtual memory, but its segment swapping technique scaled poorly with larger segment sizes. This difficulty in managing external fragmentation and the complexity of variable-sized allocation, compared to the more straightforward management of fixed-size pages, contributed to paging becoming the more dominant mechanism for implementing the core of virtual memory systems.

# C. Hybrid Systems: Segmentation with Paging

To combine the benefits of both approaches—logical organization from segmentation and efficient physical memory management from paging—many systems implement hybrid schemes, most notably **segmentation with paging** (sometimes referred to as paged segmentation or segmented paging, though terminology can vary).<sup>4</sup>

In a common form of segmentation with paging:

- 1. The virtual address space is first divided into segments, as in pure segmentation.
- 2. Each of these segments is then further subdivided into fixed-size pages.<sup>25</sup>
- 3. A logical address typically consists of three parts: a segment number, a page number within that segment, and an offset within that page.
- 4. Address translation involves:
  - Using the segment number to index into a segment table.
  - The segment table entry, instead of pointing directly to the segment's physical base, points to the base of a page table for that specific segment.<sup>25</sup>
  - The page number from the logical address is then used to index into this segment-specific page table to find the physical frame number.
  - The offset is then added to the physical frame's base address to get the final physical address.

# **Advantages of Segmentation with Paging:**

- Reduces External Fragmentation: By paging the segments, the problem of finding contiguous physical memory for variable-sized segments is largely eliminated. Physical memory is managed in fixed-size frames.<sup>25</sup>
- Logical Structure with Efficient Management: It retains the logical view of segmentation (useful for protection and sharing of logical units) while leveraging the simpler physical memory management of paging.<sup>25</sup>
- Smaller Page Tables (Potentially): Instead of one potentially massive page table
  for the entire virtual address space, there are multiple smaller page tables, one
  for each active segment. This can save memory if segments are sparse or not all
  in use.<sup>25</sup>

# Disadvantages:

- Internal Fragmentation: Internal fragmentation can still occur within the last page of each segment.<sup>25</sup>
- Increased Complexity: Address translation involves more steps (segment table lookup followed by page table lookup), potentially increasing overhead and memory access time if not mitigated by mechanisms like TLBs.<sup>25</sup>
- External fragmentation can still occur due to varying sizes of the page tables themselves if they are managed as segments.<sup>25</sup>

A variation is **paged segmentation**, where the segment table itself is paged if it becomes too large to fit conveniently in memory.<sup>25</sup> This is a more advanced technique

to handle extremely large numbers of segments.

The Intel x86 architecture, from the 80386 onwards, supports a form of segmented paging where segments reside within a linear, paged address space. However, many modern operating systems running on x86-64 architectures (like Linux and Windows) simplify this by using a "flat memory model." In this model, segmentation is used minimally, often defining very large, overlapping segments (e.g., one for code, one for data spanning almost the entire addressable range) that effectively make the virtual address space appear as a single, large linear (paged) space to the application. The primary work of virtual memory management—mapping, protection, demand loading—is then handled by the paging mechanism. This approach leverages the powerful and efficient paging hardware while sidestepping the complexities of managing many fine-grained, variable-sized segments for general-purpose applications. Segmentation features might still be used for specific purposes, like thread-local storage or certain OS-level distinctions, but paging is the dominant partner in the virtual memory implementation. This shift occurred because the benefits of fixed-size page management for physical memory (simplicity, no external fragmentation) and the ability to achieve granular protection and sharing via page table permissions often outweighed the benefits of a more complex, segment-based logical structure for the primary VM mechanism.

# IV. The Journey of an Address: Virtual to Physical Translation

The transformation of a virtual address generated by a program into a physical address that accesses actual memory hardware is a fundamental operation in virtual memory systems. This translation is performed on nearly every memory access and must be extremely efficient.

# A. Overview of the Translation Pipeline

All memory addresses issued by software in a virtual memory system are virtual addresses.<sup>1</sup> Before any memory access (for instruction fetch or data read/write) can occur, this virtual address must be translated into a corresponding physical address.<sup>1</sup> This translation is primarily handled by a specialized hardware component known as the **Memory Management Unit (MMU)**, which is typically integrated into the CPU.<sup>1</sup> The MMU uses **page tables**, which are data structures maintained by the operating system, to find the correct virtual-to-physical mapping.<sup>1</sup>

The critical nature of this translation process cannot be overstated. Since it occurs for almost every memory reference, any inefficiency in the translation pipeline would severely degrade overall system performance. If each translation required multiple

slow accesses to main memory to consult page tables, the CPU would spend an inordinate amount of time waiting, effectively negating the benefits of fast processor speeds. This necessity for speed is why the translation process is heavily hardware-assisted by the MMU and further optimized by caching mechanisms like the Translation Lookaside Buffer (TLB).

#### B. The Role of the Central Processing Unit (CPU)

The CPU is the originator of all memory requests. When a program instruction needs to access memory (to fetch an instruction, read data, or write data), the CPU generates a virtual address.<sup>1</sup> The CPU itself either contains the MMU and the TLB as integral components or works very closely with them.<sup>1</sup>

The specific capabilities and mechanisms for address translation, such as the structure of page tables, the format of page table entries (PTEs), supported page sizes, and the number of page table levels, are defined by the CPU architecture. For example, x86-64 CPUs have a well-defined multi-level page table structure and specific control registers (like CR3) involved in translation, while ARM processors have their own distinct translation table formats and MMU behaviors. The operating system's memory manager must be designed to work within these hardware-defined constraints and capabilities. The OS populates and manages the page tables according to the rules of the underlying CPU architecture, and the CPU/MMU hardware then uses these tables to perform the translations. In some architectures, upon a TLB miss (when a translation is not found in the cache), the CPU hardware might automatically perform a "page walk" through the page tables. In others, a TLB miss might cause a trap to the OS, which then performs the page walk in software or with firmware assistance.<sup>11</sup>

# C. The Memory Management Unit (MMU): The Hardware Translator

The Memory Management Unit (MMU) is the dedicated hardware component, usually integrated within the CPU, that performs the actual translation of virtual addresses to physical addresses.<sup>1</sup> It uses the page tables (and segment tables, if segmentation is actively used in conjunction with paging) established by the operating system to carry out these translations.<sup>1</sup>

A key feature of modern MMUs is the inclusion of a Translation Lookaside Buffer (TLB), which is a high-speed cache for recently used virtual-to-physical address translations.<sup>11</sup> When a virtual address is presented to the MMU, it first checks the TLB. If a valid translation is found (a TLB hit), the physical address is obtained very quickly. If not (a TLB miss), the MMU (or OS, depending on design) must consult the full page

tables in main memory to find the mapping, which is a slower process.

The MMU is also responsible for enforcing memory protection. During the translation process, it checks permission bits (e.g., read, write, execute, user/supervisor) stored in the page table entries (and often cached in TLB entries). If an attempted access violates these permissions (e.g., a user-mode process trying to access a kernel-only page, or a write attempt to a read-only page), the MMU generates a fault (a protection fault or page fault) and signals the CPU, which then traps to the operating system to handle the exception.<sup>11</sup>

The MMU's ability to handle valid translations in hardware (especially via TLB hits) and only trap to the OS on exceptions (like page faults or protection violations) is crucial for performance. It allows the OS to define and enforce complex memory management policies (such as which process can access which memory regions and what happens when a required page is not in RAM) without being directly involved in every single memory access. If the OS had to intervene for every memory read or write, the overhead would be prohibitive. The MMU acts as a hardware enforcer of the OS's policies, only invoking the OS when an exception requires software intervention.

#### D. A Step-by-Step Walkthrough of Address Translation

The process of translating a virtual address to a physical address, assuming a paged virtual memory system, typically proceeds as follows:

- 1. **CPU Generates Virtual Address (VA):** An executing program instruction references a memory location using a virtual address. This VA is passed from the CPU core to the MMU.<sup>5</sup>
- TLB Lookup: The MMU first consults its Translation Lookaside Buffer (TLB) to see if a recent translation for the higher-order bits of the VA (the Virtual Page Number, VPN) is cached.<sup>11</sup>
  - o If TLB Hit: A valid mapping (VPN → Physical Frame Number, PFN) is found in the TLB. The PFN is retrieved from the TLB. The lower-order bits of the VA (the page offset) are combined with this PFN to form the final Physical Address (PA). The MMU also checks protection bits cached in the TLB entry. If permissions are okay, the memory access proceeds using this PA. The translation is complete for this access.<sup>11</sup>
  - If TLB Miss: The required translation is not in the TLB, or the entry is invalid (e.g., due to a context switch if ASIDs are not used). The system must then perform a page walk.<sup>11</sup>
- 3. Page Walk (Hardware or OS-Assisted): This process involves traversing the page table structure stored in main memory.

- The virtual address is divided into a Virtual Page Number (VPN) and a Page Offset. The page offset is not translated; it is directly used as the offset within the final physical page frame.<sup>5</sup>
- The MMU (or OS) uses a special CPU register (e.g., CR3 on x86 systems, Page Table Base Register - PTBR) that holds the physical base address of the top-level page table for the current process.<sup>14</sup>
- A portion of the VPN (the highest-order bits) is used as an index into this top-level page table to select a Page Table Entry (PTE).<sup>5</sup>
- Multi-Level Page Tables: If the system uses multi-level page tables (common for large address spaces like 64-bit systems), this first PTE will contain the physical base address of a next-level page table. The next set of bits from the VPN is then used as an index into this second-level page table. This process repeats for each level of the page table hierarchy until the final PTE is reached.<sup>6</sup> For instance, a 4-level page table structure would involve four such memory accesses to traverse the tables.
- PTE Examination: At each level of the page walk, the MMU examines the fetched PTE. It checks:
  - Present/Valid Bit: If this bit is 0, it means the required page (either an intermediate page table page or the final data page) is not currently in physical memory. This triggers a page fault. The MMU traps to the OS, and the page fault handler takes over (as described in Section II.C.2). The current address translation attempt is suspended until the fault is resolved. If resolved successfully (page loaded into memory, PTE updated), the original instruction is typically restarted, leading to a new translation attempt.<sup>11</sup>
  - Protection Bits: The MMU also checks if the attempted access (read, write, or execute) is permitted according to the protection bits in the PTE. If a violation occurs (e.g., trying to write to a read-only page), a protection fault (a type of page fault) is generated, and the OS is invoked.<sup>11</sup>
- The final PTE (from the lowest-level page table) contains the Physical Frame Number (PFN) of the actual data page in RAM.<sup>5</sup>
- 4. Form Physical Address (PA): Once the PFN is successfully obtained from the final valid PTE, it is concatenated with the original page offset from the virtual address to form the complete physical address: \$\text{PA} = (\text{PFN} \ll \text{page\_offset\_bits}) | \text{Offset}\$.5
- Access Physical Memory: The CPU uses this physical address to access the target location in the physical memory hierarchy (which may involve CPU caches before RAM).
- 6. **TLB Update:** If the translation resulted from a TLB miss and a successful page

walk, the newly obtained VPN-to-PFN mapping (along with relevant protection bits from the PTE) is typically cached in the TLB. This is done so that subsequent accesses to the same virtual page can be resolved quickly via a TLB hit.<sup>11</sup> If the TLB is full, a TLB replacement algorithm chooses an existing entry to evict.

The cost of a page walk is a significant factor in virtual memory performance. A TLB miss that necessitates a page walk involves multiple memory accesses (one for each level of the page table hierarchy). For example, in a system with 4-level page tables, a single TLB miss could result in four additional reads from main memory just to find the PFN, *before* the actual data can be accessed.<sup>29</sup> This highlights the paramount importance of the TLB and achieving a high TLB hit rate.

Furthermore, the Page Table Base Register (PTBR) plays a vital role in maintaining process isolation. Each process has its own distinct virtual address space and, therefore, its own set of page tables. When the operating system performs a context switch from one process to another, it must update the PTBR to point to the top-level page table of the newly scheduled process. This fundamental step ensures that the virtual addresses generated by the new process are translated using its own unique mappings, effectively isolating its memory from that of other processes. Failure to update the PTBR would lead to the new process incorrectly using the old process's page tables, a catastrophic breach of memory protection. This context switch operation also has implications for TLB management, as discussed in the next section.

# V. Accelerating Translation: The Translation Lookaside Buffer (TLB)

Given that a page walk involving multiple memory accesses for each address translation would be prohibitively slow, modern CPUs employ a specialized hardware cache called the Translation Lookaside Buffer (TLB) to speed up this process significantly.

# A. Introducing the TLB: A High-Speed Cache for Page Table Entries

The TLB is a small, very fast hardware cache, typically located within the MMU on the CPU chip.<sup>27</sup> Its primary function is to store recent or frequently used translations of virtual page numbers (VPNs) to physical frame numbers (PFNs), essentially caching active portions of page table entries (PTEs).<sup>11</sup> By holding these mappings directly on the CPU, the TLB allows the MMU to bypass the slower page table lookups in main memory for many address translations.<sup>29</sup>

TLBs are characterized by their small capacity (e.g., ranging from 32 to a few

thousand entries, like 4096) but extremely fast access times, often on the order of 0.5 to 1 CPU clock cycle.<sup>29</sup> Many TLBs are implemented using Content-Addressable Memory (CAM), where the VPN serves as the search key. If the VPN is present in the CAM, the corresponding PFN and other associated information are retrieved almost instantaneously.<sup>29</sup>

Each entry in a TLB typically stores not just the VPN-to-PFN mapping but also other critical information derived from the PTE, such as:

- **Virtual Page Number (VPN) / Tag:** The high-order bits of the virtual address that this entry translates. This is used as the key for lookup.
- Physical Frame Number (PFN) / Data: The high-order bits of the corresponding physical address. This is the primary result of a successful TLB lookup (a TLB hit).
- Valid Bit: Indicates if the TLB entry contains a valid translation and can be used.
- Protection Bits (R/W/X): Access permissions for the page (e.g., read, write, execute), copied from the PTE. This allows the MMU to perform permission checks even on a TLB hit without needing to re-access the main page table.
- **Dirty Bit:** Indicates if the page has been written to. This is copied from the PTE and updated by the MMU on a write access that hits in the TLB.
- Address Space Identifier (ASID) / Process ID (PID) Tag: An identifier for the
  address space or process to which this translation belongs. This is crucial for
  performance in multitasking operating systems, as it allows TLB entries from
  multiple processes to coexist without requiring a full TLB flush on every context
  switch.<sup>37</sup>
- Global (G) Bit: If present, this indicates that the mapping is global (e.g., for kernel pages) and should not be flushed on context switches even if ASIDs are used.

The following table summarizes conceptual TLB entry fields:

**Table: Conceptual TLB Entry Fields** 

| Field                              | Description                                                            | Common Use                                 | Snippets |
|------------------------------------|------------------------------------------------------------------------|--------------------------------------------|----------|
| Virtual Page Number<br>(VPN) / Tag | The high-order bits of the virtual address that this entry translates. | Used as the key for lookup (often in CAM). | 29       |

| Physical Frame<br>Number (PFN) / Data | The high-order bits of the corresponding physical address.                              | The result of a successful TLB lookup (hit).                                                            | 29                      |
|---------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------|
| Valid Bit                             | Indicates if the TLB entry is valid and can be used.                                    | Prevents use of stale entries.                                                                          | 29                      |
| Protection Bits<br>(R/W/X)            | Access permissions for the page (copied from PTE).                                      | Allows MMU to check<br>permissions on a TLB<br>hit without accessing<br>PTE.                            | 29                      |
| Dirty Bit                             | Indicates if the page<br>has been written to<br>(copied from PTE,<br>updated on write). | Can allow faster write-back decisions.                                                                  | <sup>29</sup> (implied) |
| ASID/Process ID (PID)<br>Tag          | Identifier for the address space to which this translation belongs.                     | Allows TLB entries<br>from multiple<br>processes to coexist;<br>avoids full flush on<br>context switch. | 37                      |
| Global (G) Bit                        | Indicates if the mapping is global (e.g., for kernel pages) and not tied to an ASID.    | Prevents flushing of kernel mappings on context switch.                                                 |                         |

Understanding these fields is vital because the TLB is the first checkpoint in the address translation pipeline. The inclusion of protection bits and ASIDs directly within TLB entries allows the MMU to perform most checks and maintain process isolation rapidly, without constant recourse to the main page tables.

# B. TLB Operation: Hits, Misses, and Updates

The operation of a TLB follows standard cache principles:

• TLB Hit: When the MMU receives a virtual address, it uses the VPN portion to search the TLB.<sup>11</sup> If a matching, valid VPN is found (and if ASIDs are used, the ASID in the TLB entry matches the current process's ASID), a TLB hit occurs. The PFN (and associated protection bits) are retrieved directly from the TLB. The PFN is combined with the page offset from the original virtual address to form the

- physical address, and memory access proceeds quickly.<sup>11</sup>
- TLB Miss: If the VPN is not found in the TLB, or if the found entry is marked invalid, or if the ASID does not match (in systems using ASIDs), a TLB miss occurs.<sup>11</sup> This triggers a page walk, where the MMU (or the OS, depending on the hardware design) consults the hierarchical page tables residing in main memory to find the correct PTE for the given VPN.<sup>11</sup>
  - If the page walk is successful (i.e., a valid PTE is found in the page tables, the page is present in memory, and access permissions are met):
    - The translation information from the PTE (VPN → PFN mapping, protection bits, etc.) is loaded into a TLB entry.<sup>11</sup> If the TLB is already full, a TLB replacement algorithm (such as Least Recently Used (LRU) or First-In, First-Out (FIFO)) is used to select an existing TLB entry for eviction to make space for the new one.
    - The instruction that caused the TLB miss is then restarted. This time, the access should result in a TLB hit, as the translation is now cached in the TLB.
  - o If the page walk reveals that the page is not present in physical memory (i.e., the present bit in the PTE is clear), or if a protection violation is detected at the PTE level, a page fault is generated. The OS's page fault handler is invoked. Once the fault is resolved (e.g., the page is loaded from disk and its PTE updated), the TLB can then be updated with the new, valid translation, and the instruction restarted.

Effective management of the TLB during context switches is crucial for performance and correctness. When the OS switches from executing Process A to Process B, the virtual-to-physical address mappings change entirely because each process has its own independent address space. If the TLB is not handled correctly, Process B might erroneously use stale TLB entries that belong to Process A, leading to incorrect memory accesses or protection violations. Two common strategies are:

- 1. Flush TLB: On each context switch, the OS can invalidate all (or at least all non-global) entries in the TLB. This is simple to implement but can be performance-intensive, as the newly scheduled process will initially experience a high number of TLB misses (a "cold start") until its working set of translations is loaded into the TLB.<sup>37</sup>
- 2. Tagged TLB (using ASIDs/PIDs): Modern CPUs often support ASIDs. Each TLB entry is "tagged" with the ASID of the process to which it belongs. A TLB hit only occurs if both the VPN and the ASID in the TLB entry match the VPN of the current access and the ASID of the currently running process. This allows TLB entries from multiple processes to coexist, significantly reducing the need for

wholesale flushing on context switches and thereby improving performance.<sup>37</sup> Global pages (e.g., kernel code) can be marked with a special global indicator to prevent them from being invalidated.

Another critical aspect of TLB management is ensuring coherency, especially in multiprocessor systems. If the OS modifies a PTE (e.g., changes page permissions, unmaps a page, or swaps a page out to disk), any corresponding stale entries in the TLBs of *any CPU core* in the system must be invalidated. This process, known as **TLB shootdown**, typically involves the OS sending inter-processor interrupts (IPIs) to other CPUs, instructing them to remove the outdated TLB entry.<sup>37</sup> TLB shootdown adds complexity and overhead to OS memory management operations but is essential for maintaining the consistency of address translations across the system.

#### C. Performance Implications: The Significance of TLB Efficiency

The efficiency of the TLB has a profound impact on overall system performance.

- TLB Hit Time: Accessing a translation from the TLB is extremely fast, typically taking around 0.5 to 1 CPU clock cycle.<sup>29</sup> This means that for TLB hits, the address translation adds negligible overhead to the memory access.
- TLB Miss Penalty: The cost of a TLB miss is substantial. It requires a page walk, which involves several accesses to main memory (potentially 10s to 100s of clock cycles, depending on page table depth and memory latency).<sup>29</sup> If the TLB miss also leads to a page fault that requires disk I/O, the penalty can be orders of magnitude higher (milliseconds).<sup>17</sup>
- TLB Miss Rate: The percentage of memory accesses that result in a TLB miss. Ideally, this rate is very low (e.g., 0.01% to 1%). However, for certain workloads, such as those with sparse memory access patterns or poor locality of reference (like some graph processing applications), the miss rate can be significantly higher (20-40% or more).<sup>29</sup>

When the TLB miss rate becomes excessively high, the system can enter a state of **TLB thrashing**, where it spends a disproportionate amount of time performing page walks rather than useful computation, severely degrading performance.<sup>29</sup> This is analogous to data cache thrashing.

The TLB plays a crucial role in mitigating the "memory wall"—the ever-widening performance gap between fast CPUs and relatively slower main memory. By satisfying most address translation requests from its fast, on-chip cache, the TLB effectively hides the latency of main memory accesses that would otherwise be required for page table walks. A TLB miss, however, directly exposes the CPU to this latency for

the translation phase of a memory operation.

To improve TLB efficiency and reduce miss rates, CPU architects and OS designers employ various strategies:

- Larger Page Sizes (Superpages/Huge Pages): Using larger page sizes (e.g., 2MB or 1GB instead of 4KB) means that a single TLB entry can map a much larger contiguous region of memory. This can significantly reduce TLB misses for applications that access large, contiguous data structures or code segments, as fewer TLB entries are needed to cover the application's working set.<sup>37</sup>
- **Multi-Level TLBs:** Similar to CPU data caches, some architectures implement multiple levels of TLBs (e.g., a small, very fast L1 TLB and a larger, slightly slower L2 TLB) to balance hit time and hit rate.<sup>29</sup>
- Split TLBs: Separate TLBs for instruction fetches (I-TLB) and data accesses (D-TLB) are common, as instruction and data streams often exhibit different locality patterns.<sup>29</sup>
- Sophisticated Replacement Policies: While simple LRU or FIFO might be used, more advanced replacement policies can be considered for TLBs.

The design of the TLB involves intricate trade-offs between size (more entries generally mean a better hit rate but consume more die area and power), associativity (fully associative TLBs offer the best hit rates for a given size but are complex and slower to search for very large TLBs), the chosen replacement policy, and the number of levels. These architectural decisions are critical for achieving optimal performance in virtual memory systems.

# VI. Virtual Memory in Action: Operating System Implementations

The principles of virtual memory are implemented with specific strategies and mechanisms within different operating systems. Linux and Windows, two of the most prevalent OSs, provide robust virtual memory support, each with its own architectural nuances.

#### A. Linux

The Linux kernel implements a sophisticated virtual memory system that provides each process with its own isolated virtual address space.<sup>31</sup> The kernel, with the assistance of the MMU, is responsible for translating these virtual addresses to physical addresses. This system relies heavily on demand paging, hierarchical page tables, and mechanisms for swapping and page replacement.<sup>6</sup>

A fundamental aspect of Linux's virtual memory architecture is the division of the

address space. Typically, a portion of the virtual address space is allocated to the user process (user space), while another (often higher) portion is reserved for the kernel (kernel space). Kernel space is mapped into the address space of every process and is shared, though protected from user-mode access via page table permissions (e.g., the User/Supervisor bit). This allows for efficient transitions into the kernel (for system calls or interrupt handling) without requiring a complete address space switch, while maintaining the integrity of kernel memory. User space, conversely, is private to each process, ensuring isolation.

# 1. Demand Paging and Page Fault Handling (Role of kswapd and direct reclaim)

Demand paging is a cornerstone of Linux memory management.<sup>6</sup> Physical memory pages are allocated to a process only when they are actually accessed, an event that typically triggers a page fault if the page is not already resident and validly mapped. The kernel's page fault handler is then invoked to resolve the fault. This involves allocating a physical page frame, updating the process's page table entries, and potentially loading the required data from disk (e.g., from an executable file or swap space).<sup>4</sup> Linux also supports features like copy-on-write, where a write to a shared page triggers a fault, leading to the creation of a private copy for the writing process.<sup>31</sup>

When the system runs low on free physical memory, the kernel must reclaim pages. This reclamation process is managed through two primary mechanisms:

- **kswapd (Kernel Swap Daemon):** This is a background kernel daemon that is awakened when the amount of free physical memory drops below a predefined "low watermark". kswapd asynchronously scans pages that are candidates for reclamation, using lists maintained by the page replacement algorithm (discussed below). If a page is clean (e.g., an unmodified file-backed page), its frame can be freed directly. If it's an anonymous page (e.g., process heap or stack) or a dirty file-backed page, it must first be written to its backing store (swap device or file system) before its frame can be freed. The goal of kswapd is to proactively maintain a sufficient pool of free pages to satisfy new allocation requests without stalling applications. The efficiency of kswapd, measured by the ratio of pages reclaimed to pages scanned, is an important performance metric. <sup>42</sup>
- Direct Reclaim: If memory pressure becomes more severe and the amount of
  free memory falls to an even lower "min watermark," allocation requests made by
  processes can trigger direct reclaim.<sup>6</sup> In this scenario, the process making the
  memory allocation request is stalled, and its context is used to synchronously
  execute the page reclamation routines until enough memory is freed to satisfy its
  request. Direct reclaim has a more immediate impact on the performance of the

faulting application but serves as a critical mechanism to prevent the system from running out of memory entirely.

The interaction between the page fault handler, kswapd, and the page replacement mechanism is tightly coupled. When a page fault occurs and a new page needs to be brought into memory:

- 1. The hardware traps to the OS, invoking the page fault handler.
- 2. The handler determines if the access is valid and if the page is on disk.
- 3. It then checks for a free physical frame.
- 4. If no free frame is readily available, the page replacement mechanism is triggered. This mechanism consults data structures maintained by the page replacement algorithm (e.g., active/inactive LRU lists) to select a victim page.
- 5. If the chosen victim page is dirty, it must be written to disk (swap or file). Its PTE(s) and any corresponding TLB entries are then invalidated.
- 6. The now-free frame is allocated to the faulting page.
- 7. A disk read is initiated to load the faulting page's content into this frame, and the faulting process is typically blocked.
- 8. Upon completion of the disk read, the PTE for the faulting page is updated (present bit set, PFN filled), and the page is added to the appropriate LRU list (e.g., head of the active list).
- 9. The faulting instruction is then restarted.

kswapd operates in the background, proactively running the same page replacement logic to free up pages and maintain a buffer of free frames, thereby reducing the likelihood that a page fault will lead to more disruptive direct reclaim. Direct reclaim is essentially the faulting process itself executing this replacement logic when kswapd hasn't kept pace with demand.

# 2. Page Replacement Strategies (Active/Inactive LRU lists, status of Multi-Gen LRU)

The Linux kernel has traditionally employed a page replacement strategy based on an approximation of the Least Recently Used (LRU) algorithm. This system primarily utilizes two sets of lists (one for anonymous pages and one for file-backed pages), each further divided into an **active list** and an **inactive list**.<sup>41</sup>

- The general idea is that frequently accessed ("hot") pages reside on the active\_list, while less frequently accessed ("cold") pages are moved to the inactive\_list.<sup>44</sup>
- New pages often start on an inactive\_list. When a page on an inactive\_list is
  accessed, it may be promoted to the corresponding active list (e.g., if its

- PG referenced flag is set, indicating prior access).41
- Pages on an active\_list have an accessed/referenced bit. When the kernel scans
  the active\_list, if a page's referenced bit is set, it's considered recently used, the
  bit is cleared, and the page may be moved towards the head of the active\_list or
  kept on it. If the referenced bit is clear, the page is considered less recently used
  and is moved to the corresponding inactive\_list.<sup>44</sup>
- Pages are typically reclaimed from the tail (least recently used end) of the inactive lists.<sup>41</sup>
- The kernel attempts to balance the sizes of the active and inactive lists and also balances reclamation between file-backed pages (which can often be discarded if clean, as they can be re-read from the filesystem) and anonymous pages (which must be written to swap if modified and being evicted).<sup>41</sup> This balancing considers factors like I/O cost and observed activity levels in each pool.<sup>41</sup>

While this two-list LRU approximation has served Linux for a long time, it has known limitations, especially with certain workloads or on systems with very large memory. For instance, scan-heavy workloads can "pollute" the active list with pages that are accessed once but are not truly part of the long-term working set, potentially pushing out more valuable pages.

To address these and other issues, the **Multi-Gen LRU (MGLRU)** was developed and has been merged into the Linux kernel.<sup>45</sup> MGLRU is an alternative page replacement framework that aims to provide a more accurate representation of page access recency and improve performance, particularly under memory pressure.

- MGLRU organizes pages into multiple "generations," where each generation represents a group of pages with similar access recency.<sup>45</sup> This allows for finer-grained distinctions than the simple active/inactive dichotomy.
- Its design objectives include better recency tracking, exploitation of spatial locality during accessed-bit scanning, fast paths for making obvious eviction choices (e.g., unmapped clean pages), and the use of simple self-correcting heuristics to adapt its behavior.<sup>45</sup>
- MGLRU can be enabled through kernel configuration options (CONFIG\_LRU\_GEN=y and CONFIG\_LRU\_GEN\_ENABLED=y).<sup>46</sup>
- It also offers features like thrashing prevention, where users can specify a
  minimum time-to-live (min\_ttl\_ms) for pages, preventing the working set within
  that time window from being evicted, potentially triggering the OOM killer if the
  working set cannot be maintained.<sup>46</sup>

As of early 2025, while MGLRU has been upstreamed into the Linux kernel for some

time, available information suggests it was **not yet enabled by default** in mainline kernel releases. The traditional active/inactive LRU lists remained the standard page replacement mechanism. The transition to a new default page replacement algorithm in a system as complex and widely used as Linux is a significant undertaking, requiring extensive testing and validation across a vast array of workloads and hardware configurations. The availability of MGLRU as a configurable option allows for this broader testing and gradual adoption. The very existence and development of MGLRU highlight that page replacement remains an active area of OS research and engineering, as developers continuously strive for better heuristics to manage memory efficiently in the face of evolving application behaviors and hardware capabilities. All page replacement algorithms are, at their core, attempting to predict future memory access patterns based on past behavior, and the evolution from simpler LRU approximations to more complex schemes like MGLRU reflects the ongoing quest for more accurate predictive models.

# 3. Key Kernel Memory Management Subsystems

The Linux virtual memory system is supported by several interconnected kernel subsystems:

- Overall Memory Management (MM) Subsystem: This is the umbrella subsystem responsible for managing all aspects of memory, including virtual memory implementation, demand paging, memory allocation for both kernel internal structures and user-space programs, and mapping files into processes' address spaces.<sup>49</sup>
- Page Allocator (Buddy System): At the lowest level of physical memory management, the buddy system allocates and deallocates physical page frames.
   It manages free memory in blocks of power-of-two sizes, aiming to minimize external fragmentation of physical memory.<sup>52</sup>
- Slab/SLUB/SLOB Allocators: Built on top of the buddy system, these allocators manage caches of frequently used kernel objects (e.g., data structures like inodes, dentries, process descriptors). By maintaining pools of pre-initialized objects of specific sizes, they provide fast and efficient allocation for kernel components, reduce internal fragmentation that would occur if full pages were used for small objects, and improve cache utilization.<sup>49</sup> The kmalloc() interface typically uses these allocators.
- **vmalloc Allocator:** This mechanism is used to allocate virtually contiguous memory regions that might be physically non-contiguous. It is useful for large kernel buffers that need to appear as a single block in the kernel's virtual address space but for which finding a large enough contiguous block of physical RAM

might be difficult.49

- Page Table Management: This comprises the code and data structures
  responsible for creating, modifying, traversing, and managing the hierarchical
  page tables that map virtual to physical addresses for each process and for the
  kernel itself.<sup>6</sup>
- kswapd (and related reclaim logic): As discussed, this daemon and the direct reclaim pathways are responsible for implementing the page replacement policy by scanning and freeing/evicting pages when memory is low.<sup>6</sup>
- **Swap Management Subsystem:** This manages the swap areas (partitions or files) on disk, handles the I/O for swapping pages out and in, and keeps track of swap slot usage.<sup>44</sup>
- **Memory Control Groups (memcgs):** This feature allows for resource control and accounting of memory usage on a per-cgroup basis. It enables administrators to limit the memory consumption of groups of processes and can interact with page replacement policies (e.g., MGLRU can be aware of memcgs). 46

This layered architecture, from the buddy system managing raw physical pages to slab allocators for kernel objects and vmalloc for large virtual allocations, allows different parts of the kernel to request and use memory in the most appropriate and efficient manner for their specific needs.

#### **B. Windows**

Microsoft Windows operating systems also employ a sophisticated page-based virtual memory management scheme, managed by the **Virtual Memory Manager (VMM)**. <sup>53</sup> Like Linux, it provides each user-mode process with a private virtual address space and uses demand paging to load data from secondary storage (the page file, pagefile.sys) into physical RAM as needed. <sup>21</sup>

The page file (pagefile.sys) serves not only to extend the available RAM but also plays a critical role in system stability by providing an overflow mechanism when physical memory is exhausted, and it is often required for generating system crash dumps, which are vital for diagnosing system failures.<sup>58</sup>

#### 1. Virtual Address Space Architecture (User and Kernel Space)

Windows maintains a clear separation between user space and kernel space within the virtual address layout:

- User Space: Each user-mode process is granted its own private virtual address space.<sup>56</sup>
  - o For **32-bit processes**, this space typically ranges from 0x00000000 to

Ox7FFFFFF, providing 2 Gigabytes (GB) of private virtual addresses.<sup>56</sup> The remaining 2GB of the 4GB total addressable by a 32-bit pointer is usually reserved for kernel space. However, on 32-bit versions of Windows, this user-space limit could be extended to 3GB (using the /3GB boot.ini switch or the BCDEdit /set increaseuserva command), which correspondingly reduces kernel space to 1GB.<sup>57</sup> Additionally, 32-bit applications compiled with the IMAGE\_FILE\_LARGE\_ADDRESS\_AWARE flag can access this larger user address space if the OS is configured to provide it.<sup>57</sup> These mechanisms were crucial workarounds for memory-intensive 32-bit applications before the widespread adoption of 64-bit computing.

- For 64-bit processes running on 64-bit Windows, the user-mode virtual address space is vastly larger, typically up to 128 Terabytes (TB) (e.g., from 0x000'00000000 through 0x7FFF'FFFFFFF).<sup>56</sup> This effectively eliminates virtual address space exhaustion as a practical concern for most applications.
- Kernel Space (System Space): All code running in kernel mode (including the OS executive, kernel, device drivers) shares a single virtual address space called system space.<sup>57</sup>
  - In 32-bit Windows, system space typically occupies the upper 2GB (or 1GB if user space is extended to 3GB).
  - o In 64-bit Windows, system space is also very large.
- **Protection:** User-mode code is prevented by hardware (enforced by the MMU via page table permissions) from directly accessing kernel space. Kernel-mode code, however, can access both kernel space and the user space of the currently executing process. <sup>57</sup> This protection is fundamental to OS stability and security.

Within kernel space, Windows further distinguishes memory pools:

- Paged Pool: A region of kernel virtual memory whose contents can be paged out to disk if necessary.<sup>60</sup>
- Nonpaged Pool: A region of kernel virtual memory that is guaranteed to always reside in physical RAM and can never be paged out. This is used for critical OS and driver data structures that must be accessible even when paging I/O is not possible (e.g., at high interrupt request levels).<sup>60</sup>

# 2. The Page File (pagefile.sys) and Its Management

The pagefile.sys is a hidden system file located on a hard disk or SSD that serves as the backing store for virtual memory pages that are not currently in RAM.<sup>55</sup>

• **Functionality:** When physical RAM becomes full, the VMM moves less frequently used modified pages from RAM to the page file to free up physical memory for

more active pages or new allocations.<sup>58</sup> It also supports system crash dump generation.<sup>62</sup>

#### Management:

- By default, Windows automatically manages the size of the page file (system-managed size), allowing it to grow or shrink dynamically based on system needs and available disk space.<sup>55</sup> A system-managed page file can automatically grow up to three times the amount of physical RAM or 4GB (whichever is larger), but typically no more than one-eighth of the volume size, if the system commit charge reaches about 90% of the system commit limit and sufficient disk space is available.<sup>62</sup>
- Users can also manually configure the initial and maximum size of the page file.<sup>55</sup> Microsoft historically recommended setting it to 1.5 to 3 times the physical RAM if manually configuring, though letting Windows manage it is often the preferred approach for general users.<sup>55</sup> Specific sizing recommendations can vary based on RAM amount and workload.<sup>61</sup>
- Location and Performance: For optimal performance, it's often advised to place
  the page file on the fastest available drive, ideally an SSD, and potentially on a
  drive separate from the one containing the operating system and frequently
  accessed applications to reduce I/O contention.<sup>55</sup> Windows also supports having
  page files on multiple drives.<sup>61</sup>
- System Commit Limit: The total amount of memory that the system can "commit" (promise to back with physical storage) is the sum of physical RAM and the total size of all configured page files. <sup>62</sup> The "system commit charge" is the current amount of committed memory. If the commit charge approaches the commit limit, memory allocation requests may fail, and the system might attempt to automatically expand the page file if it's system-managed and disk space permits. <sup>62</sup> This relationship underscores the importance of adequate page file sizing to ensure the system can honor all memory commitments made to running processes, even if not all that memory is actively in RAM.

# 3. Working Sets: Process Memory Residency

In Windows, the **working set** of a process is the set of virtual pages belonging to that process that are currently resident in physical RAM.<sup>63</sup>

- The working set includes pageable memory allocations. Non-pageable allocations, such as those made using Address Windowing Extensions (AWE) or large page allocations, are not part of the working set and do not cause page faults.<sup>66</sup>
- When a process attempts to access a pageable virtual address that is not

currently in its working set (and thus not in RAM or its mapping is not up-to-date), a page fault occurs. If the system's page fault handler successfully resolves the fault (e.g., by bringing the page into RAM), the page is added to the process's working set.<sup>66</sup>

- Each process has a minimum and a maximum working set size associated with it.
   While these can be programmatically influenced (e.g., via
   SetProcessWorkingSetSizeEx), the VMM dynamically adjusts working sets based
   on overall memory availability and system load. The default minimum and
   maximum sizes are often quite small (e.g., 50 pages minimum, 345 pages
   maximum, though these can vary) and are treated more as guidelines by the
   VMM.<sup>64</sup>
- Working Set Trimming: When physical memory becomes scarce, the VMM's working set manager component actively trims pages from the working sets of one or more processes to free up physical memory.<sup>64</sup> The VMM uses various heuristics to decide which processes to trim and which pages within those working sets to remove, considering factors like the process's minimum working set size, how recently pages were accessed, process state (e.g., idle), and foreground/background status. This proactive trimming is a core part of Windows' page replacement strategy.

The working set concept allows the VMM to approximate the set of actively used pages for each process, based on the principle of locality of reference.<sup>63</sup> By trying to keep this active set in RAM, the VMM aims to minimize page faults.

# 4. Demand Paging and Page Replacement (VMM's role, Standby/Modified Page Lists)

Windows implements demand paging, where pages are loaded into a process's working set only when they are accessed and cause a page fault.<sup>53</sup> When a page needs to be removed from a process's working set (due to trimming or to make space for a new page when the working set is at its maximum), or when a physical frame is needed and no free frames are available, the VMM employs a sophisticated page replacement mechanism that utilizes several global page lists:

- Active/Valid Pages: Pages currently part of a process's working set (or system working set) and directly mapped by valid PTEs.<sup>64</sup>
- When a page is removed from a process's working set:
  - If the page is clean (has not been modified since it was last loaded from or written to disk), it is typically moved to the Standby List.<sup>53</sup> Pages on the Standby List are still in physical RAM, and their contents are intact. If the same process (or another process, if the page is shareable) references this page

- again shortly after it was moved to standby, a soft page fault occurs, and the page can be quickly re-added to a working set without any disk I/O.<sup>67</sup> The Standby List effectively acts as a "last chance" cache for recently used but currently unassigned clean pages.
- o If the page is **dirty** (has been modified and its changes are not yet reflected on disk), it is moved to the **Modified List**.<sup>53</sup> Pages on the Modified List must be written out to their backing store (usually pagefile.sys for anonymous memory, or the original file for memory-mapped files) before their physical frames can be reused.
- Modified Page Writer: Windows has background threads (part of the VMM) that monitor the Modified List. During idle periods or when the Modified List grows too large, these threads write the contents of dirty pages to disk. Once a page from the Modified List has been successfully written to disk, it becomes "clean" from the disk's perspective and is then moved to the Standby List.<sup>53</sup> This proactive writing helps to increase the pool of pages on the Standby List that can be quickly repurposed without incurring write latency at the critical moment of a page fault.
- Free List: This list contains page frames that are completely free and available for immediate allocation. These pages typically have no useful content.<sup>53</sup>
- **Zero List:** This list contains page frames that have been explicitly zeroed out by a low-priority system thread (the **Zero Page Thread**).<sup>53</sup> When a process requests a new page of memory (e.g., for its heap or stack), the VMM often satisfies this request with a page from the Zero List to ensure that the process does not inadvertently see stale data from a previous user of that physical frame. This is a security and correctness measure.
- Page Replacement Decision: When a hard page fault occurs and a physical
  frame is needed, the VMM will typically try to get one from the Zero List or Free
  List first. If these are empty or low, it will take a page from the tail (oldest entry) of
  the Standby List. Since pages on the Standby List are clean, their frames can be
  immediately repurposed. If the Standby List is also depleted, the system may
  need to wait for pages on the Modified List to be written out and moved to
  Standby, or more aggressively trim working sets.

This page replacement strategy in Windows can be seen as a sophisticated hybrid. Working set trimming is a "local" policy applied on a per-process basis. However, the management of the Standby, Modified, Free, and Zeroed lists constitutes a "global" physical memory resource management system. The VMM continuously balances the demands from all processes against the available physical memory by orchestrating the flow of pages between process working sets and these global lists. This is more

complex than a simple global LRU approach and aims to provide both responsiveness (by quickly reusing standby pages) and throughput (by writing modified pages in the background).

# VII. Concluding Perspectives on Virtual Memory

# A. Recapitulation of Core Principles

Virtual memory stands as a cornerstone of modern operating systems, providing an indispensable abstraction layer between programs and physical memory. Its core principles revolve around creating the illusion of a large, private, and contiguous address space for each process, irrespective of the actual physical RAM limitations. This is primarily achieved through paging, where virtual and physical memory are divided into fixed-size blocks (pages and frames, respectively), and mappings are managed by page tables. The Memory Management Unit (MMU), a hardware component, translates virtual addresses to physical addresses, often accelerated by a Translation Lookaside Buffer (TLB) that caches recent translations. Page faults are normal events that occur when a referenced page is not in physical memory, triggering the OS to load it on demand (demand paging). When memory is full, page replacement algorithms are crucial for deciding which pages to evict to make space. While segmentation offers a more logical, variable-sized view of memory, paging has become the dominant mechanism, often with segmentation used in a simplified manner in contemporary systems.

# B. The Enduring Significance of Virtual Memory in Modern Computing

The significance of virtual memory extends far beyond merely "extending RAM." Even with the advent of systems possessing large amounts of physical memory and fast solid-state drives, the fundamental benefits of virtual memory remain critical:

- Multitasking and Process Isolation: Virtual memory provides each process with
  its own protected address space, preventing processes from interfering with each
  other or the OS, which is essential for system stability and security in multitasking
  environments.<sup>1</sup>
- Efficient Memory Utilization: Demand paging ensures that only actively used portions of a program reside in physical memory, allowing more programs to run concurrently and making efficient use of the limited physical RAM resource.<sup>2</sup>
- **Simplified Programming Model:** Programmers can develop applications assuming a large, linear address space, without worrying about physical memory fragmentation or the actual amount of RAM available.<sup>1</sup>
- Memory Sharing: It facilitates efficient sharing of code (e.g., libraries) or data among multiple processes by mapping different virtual addresses from different

- processes to the same physical page frames.1
- **Memory Protection:** Page-level protection attributes (read, write, execute) enforced by the MMU allow for fine-grained control over memory access, enhancing security and helping to catch programming errors.<sup>11</sup>
- Support for Advanced Features: Techniques like copy-on-write, memory-mapped files, and dynamic memory allocation are built upon the foundations of virtual memory.<sup>9</sup>

The continued evolution of virtual memory mechanisms, such as the development of the Multi-Gen LRU page replacement strategy in Linux <sup>45</sup>, demonstrates that it remains an active and vital area of operating system research and development. As software complexity and data sizes continue to grow, the sophisticated management of memory resources provided by virtual memory systems will only become more crucial. The design choices made in virtual memory implementation profoundly influence system performance, responsiveness, and stability, underscoring its enduring importance in the architecture of modern computing. The interplay between hardware capabilities (MMU, TLB design) and OS software strategies (page table management, fault handling, replacement algorithms) is a testament to the intricate engineering required to make complex computer systems function efficiently and reliably.

#### Works cited

- Virtual memory Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Virtual memory">https://en.wikipedia.org/wiki/Virtual memory</a>
- 2. What Is Virtual Memory In Computer Architecture Explained // Unstop, accessed June 4, 2025, https://unstop.com/blog/virtual-memory-in-computer-architecture
- 3. Virtual Memory | Baeldung on Computer Science, accessed June 4, 2025, <a href="https://www.baeldung.com/cs/virtual-memory">https://www.baeldung.com/cs/virtual-memory</a>
- 4. Virtual Memory in Operating System | GeeksforGeeks, accessed June 4, 2025, https://www.geeksforgeeks.org/virtual-memory-in-operating-system/
- 5. Introduction to Virtual Memory, accessed June 4, 2025, https://www.cs.miami.edu/~burt/learning/Csc521.101/notes/virtual-memory-notes.html
- 6. Concepts overview The Linux Kernel documentation, accessed June 4, 2025, <a href="https://docs.kernel.org/admin-quide/mm/concepts.html">https://docs.kernel.org/admin-quide/mm/concepts.html</a>
- 7. Difference Between Paging And Segmentation Explained! Unstop, accessed June 4, 2025, <a href="https://unstop.com/blog/difference-between-paging-and-segmentation">https://unstop.com/blog/difference-between-paging-and-segmentation</a>
- 8. Virtual Memory in Operating Systems Tutorialspoint, accessed June 4, 2025, <a href="https://www.tutorialspoint.com/operating-system/os-virtual-memory.htm">https://www.tutorialspoint.com/operating-system/os-virtual-memory.htm</a>
- 9. Operating Systems: Virtual Memory, accessed June 4, 2025, <a href="https://www.cs.uic.edu/~jbell/CourseNotes/OperatingSystems/9\_VirtualMemory.html">https://www.cs.uic.edu/~jbell/CourseNotes/OperatingSystems/9\_VirtualMemory.html</a>

- 10. pages.cs.wisc.edu, accessed June 4, 2025, https://pages.cs.wisc.edu/~remzi/OSTEP/vm-paging.pdf
- 11. Page table Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Page table">https://en.wikipedia.org/wiki/Page table</a>
- 12. en.wikipedia.org, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Page\_table#:~:text=The%20page%20table%20is%20">https://en.wikipedia.org/wiki/Page\_table#:~:text=The%20page%20table%20is%20">a,level%20system%20software%20or%20firmware.</a>
- 13. Demand paging Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Demand\_paging">https://en.wikipedia.org/wiki/Demand\_paging</a>
- 14. Virtual Memory We hav e stated that a UNIX process is a virtual computer in which a thread of execution (virtual processor) runs Cooper Union, accessed June 4, 2025, <a href="http://faculty.cooper.edu/hak/ece357/lecture-w05.pdf">http://faculty.cooper.edu/hak/ece357/lecture-w05.pdf</a>
- 15. Page replacement algorithm Wikipedia, accessed June 4, 2025, https://en.wikipedia.org/wiki/Page replacement algorithm
- 16. Page replacement in Linux 2.4 memory management USENIX, accessed June 4, 2025, <a href="https://www.usenix.org/event/usenix01/freenix01/full\_papers/riel/riel\_html/">https://www.usenix.org/event/usenix01/freenix01/freenix01/full\_papers/riel/riel\_html/</a>
- 17. Page fault Wikipedia, accessed June 4, 2025, https://en.wikipedia.org/wiki/Page fault
- 18. Page Fault Handling in Operating System GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/page-fault-handling-in-operating-system/">https://www.geeksforgeeks.org/page-fault-handling-in-operating-system/</a>
- 19. Lecture 14: October 21 14.1 Demand Paged Virtual Memory LASS, accessed June 4, 2025,
  - https://lass.cs.umass.edu/~shenoy/courses/fall13/lectures/Lec14\_notes.pdf
- 20. What is Demand Paging in Operating System? GeeksforGeeks, accessed June 4, 2025,
- https://www.geeksforgeeks.org/what-is-demand-paging-in-operating-system/
- 21. Memory paging Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Memory\_paging">https://en.wikipedia.org/wiki/Memory\_paging</a>
- 22. www.lenovo.com, accessed June 4, 2025, <a href="https://www.lenovo.com/us/en/glossary/what-is-segment/#:~:text=ln%20segment/ation%2C%20variable%2Dsized%20memory,accommodate%20its%20data%20or%20code">https://www.lenovo.com/us/en/glossary/what-is-segment/#:~:text=ln%20segment/ation%2C%20variable%2Dsized%20memory,accommodate%20its%20data%20or%20code</a>.
- 23. What is Segment? A Guide for Marketers | Lenovo US, accessed June 4, 2025, <a href="https://www.lenovo.com/us/en/glossary/what-is-segment/">https://www.lenovo.com/us/en/glossary/what-is-segment/</a>
- 24. Difference Between Paging and Segmentation Scaler Topics, accessed June 4, 2025,
  - https://www.scaler.com/topics/difference-between-paging-and-segmentation/
- 25. Paged Segmentation and Segmented Paging GeeksforGeeks, accessed June 4, 2025,
  - https://www.geeksforgeeks.org/paged-segmentation-and-segmented-paging/
- 26. Segmented Paging vs. Paged Segmentation | Baeldung on Computer Science, accessed June 4, 2025,
  - https://www.baeldung.com/cs/segmented-paging-vs-paged-segmentation
- 27. The Memory Management Unit (MMU) Learn the architecture ..., accessed June 4, 2025,

- https://developer.arm.com/documentation/101811/latest/The-Memory-Management-Unit--MMU-
- 28. developer.arm.com, accessed June 4, 2025, <a href="https://developer.arm.com/documentation/101811/latest/The-Memory-Management-Unit--MMU-#:~:text=The%20Memory%20Management%20Unit%20(MMU)%20is%20responsible%20for%20the%20translation,the%20translation%20tables%20from%20memory.</a>
- 29. Translation lookaside buffer Wikipedia, accessed June 4, 2025, <a href="https://en.wikipedia.org/wiki/Translation\_lookaside\_buffer">https://en.wikipedia.org/wiki/Translation\_lookaside\_buffer</a>
- 30. How is Virtual Memory Translated to Physical Memory? VMware ..., accessed June 4, 2025,
  - https://blogs.vmware.com/vsphere/2020/03/how-is-virtual-memory-translated-to-physical-memory.html
- 31. Linux: Virtual Memory /diskodev/, accessed June 4, 2025, https://www.diskodev.com/posts/linux-virtual-memory/
- 32. Translating virtual to physical address on Windows Infosec, accessed June 4, 2025,
  - https://www.infosecinstitute.com/resources/reverse-engineering/translating-virtual-to-physical-address-on-windows-physical-addresses/
- 33. Caching Page Tables | GeeksforGeeks, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/caching-page-tables/">https://www.geeksforgeeks.org/caching-page-tables/</a>
- 34. www.ituonline.com, accessed June 4, 2025, <a href="https://www.ituonline.com/tech-definitions/what-is-translation-lookaside-buffer-tlb/#:~:text=A%20Translation%20Lookaside%20Buffer%20(TLB,retrieval%20and%20efficient%20memory%20management.">https://www.ituonline.com/tech-definitions/what-is-translation-lookaside-buffer-tlb/#:~:text=A%20Translation%20Lookaside%20Buffer%20(TLB,retrieval%20and%20efficient%20memory%20management.</a>
- 35. www.techtarget.com, accessed June 4, 2025, <a href="https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:">https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:</a> <a href="https://www.techtarget.com/whatis/definition-look-aside-buffer-TLB#:">https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:</a> <a href="https://www.techtarget.com/whatis/definition-look-aside-buffer-TLB#:">https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:</a> <a href="https://www.techtarget.com/whatis/definition-look-aside-buffer-TLB#:">https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:</a> <a href="https://www.techtarget.com/whatis/definition-look-aside-buffer-TLB#:">https://www.techtarget.com/whatis/definition/translation-look-aside-buffer-TLB#:</a> <a href="https://www.techtarget.com/whatis/definition-look-aside-buffer-TLB#:">https://www.techtarget.com/whati
- 36. Difference Between CPU Cache and TLB GeeksforGeeks, accessed June 4, 2025.
  - https://www.geeksforgeeks.org/whats-difference-between-cpu-cache-and-tlb/
- 37. CIS 3207 Operating Systems Memory Management Multi-level Page Table and TLB, accessed June 4, 2025, <a href="https://cis.temple.edu/~qzeng/cis3207-spring18/slides/17-multilevel-page-table-TLB.pdf">https://cis.temple.edu/~qzeng/cis3207-spring18/slides/17-multilevel-page-table-TLB.pdf</a>
- 38. www.geeksforgeeks.org, accessed June 4, 2025, <a href="https://www.geeksforgeeks.org/translation-lookaside-buffer-tlb-in-paging/#:~:text=Given%20a%20virtual%20address%2C%20the,while%20processing%20the%20page%20table.">https://www.geeksforgeeks.org/translation-lookaside-buffer-tlb-in-paging/#:~:text=Civen%20a%20virtual%20address%2C%20the,while%20processing%20the%20page%20table.</a>
- 39. Lecture 13: October 23 13.1 Quick Review: TLB 13.2 Sharing LASS, accessed June 4, 2025,
  - https://lass.cs.umass.edu/~shenoy/courses/fall12/lectures/notes/Lec13\_notes.pdf
- 40. Understanding and troubleshooting page faults and memory swapping Site24x7, accessed June 4, 2025,

- https://www.site24x7.com/learn/linux/page-faults-memory-swapping.html
- 41. PageReplacementDesign linux-mm.org Wiki, accessed June 4, 2025, <a href="https://linux-mm.org/PageReplacementDesign">https://linux-mm.org/PageReplacementDesign</a>
- 42. How can I learn why kswapd has very low page reclaim efficiency?, accessed June 4, 2025, <a href="https://unix.stackexchange.com/questions/647358/how-can-i-learn-why-kswapd-has-very-low-page-reclaim-efficiency">https://unix.stackexchange.com/questions/647358/how-can-i-learn-why-kswapd-has-very-low-page-reclaim-efficiency</a>
- 43. Chapter 18: Page Reclaim and Swapping The SEAN's Guide to Linux Kernel, accessed June 4, 2025, https://linuxpro.readthedocs.io/ko/latest/linuxpro/chapter18.html
- 44. Swap Management The Linux Kernel Archives, accessed June 4, 2025, <a href="https://www.kernel.org/doc/gorman/html/understand/understand014.html">https://www.kernel.org/doc/gorman/html/understand/understand014.html</a>
- 45. Documentation/mm/multigen\_Iru.rst · sophgo/v6.1.80 · Nest / Forks / Linux Explore projects, accessed June 4, 2025, <a href="https://gitlab.james.tl/nest/forks/linux/-/blob/sophgo/v6.1.80/Documentation/mm/multigen">https://gitlab.james.tl/nest/forks/linux/-/blob/sophgo/v6.1.80/Documentation/mm/multigen</a> Iru.rst?ref type=tags
- 46. Multi-Gen LRU The Linux Kernel documentation, accessed June 4, 2025, <a href="https://docs.kernel.org/admin-guide/mm/multigen\_lru.html">https://docs.kernel.org/admin-guide/mm/multigen\_lru.html</a>
- 47. Multi-Gen LRU The Linux Kernel documentation, accessed June 4, 2025, <a href="https://www.kernel.org/doc/html/latest/admin-guide/mm/multigen\_lru.html">https://www.kernel.org/doc/html/latest/admin-guide/mm/multigen\_lru.html</a>
- 48. Cache is King: Smart Page Eviction with eBPF arXiv, accessed June 4, 2025, https://arxiv.org/html/2502.02750v1
- 49. Understanding Linux Kernel Memory Statistics Oracle Blogs, accessed June 4, 2025,
  - https://blogs.oracle.com/linux/post/understanding-linux-kernel-memory-statistics
- 50. Memory Management The Linux Kernel documentation, accessed June 4, 2025, https://docs.kernel.org/admin-guide/mm/index.html
- 51. Memory Management The Linux Kernel documentation, accessed June 4, 2025, https://www.kernel.org/doc/html/v5.16/admin-guide/mm/index.html
- 52. Memory Management The Linux Kernel documentation, accessed June 4, 2025, <a href="https://linux-kernel-labs.github.io/refs/heads/master/lectures/memory-manageme">https://linux-kernel-labs.github.io/refs/heads/master/lectures/memory-manageme</a> nt.html
- 53. The Virtual-Memory Manager in Windows NT LaBRI, accessed June 4, 2025, <a href="https://www.labri.fr/perso/betrema/winnt/ntvmm.html">https://www.labri.fr/perso/betrema/winnt/ntvmm.html</a>
- 54. Windows 95 memory management | 0672311836 InformIT, accessed June 4, 2025, https://www.informit.com/articles/article.aspx?p=131307&segNum=3
- 55. What is virtual memory? Definition & Explanation | Crucial.com, accessed June 4, 2025, <a href="https://www.crucial.com/articles/about-memory/virtual-memory-settings-sugges-tions">https://www.crucial.com/articles/about-memory/virtual-memory-settings-sugges-tions</a>

- 57. Windows Virtual Address Space Stack Overflow, accessed June 4, 2025, https://stackoverflow.com/questions/54298176/windows-virtual-address-space
- 58. How to Reduce or Delete pagefile.sys NinjaOne, accessed June 4, 2025, <a href="https://www.ninjaone.com/blog/how-to-reduce-or-delete-pagefile-sys/">https://www.ninjaone.com/blog/how-to-reduce-or-delete-pagefile-sys/</a>
- 59. How To: Increase Virtual Memory beyond the Recommended Maximum Esri Support, accessed June 4, 2025, <a href="https://support.esri.com/en-us/knowledge-base/increase-virtual-memory-beyond-the-recommended-maximum--000011346">https://support.esri.com/en-us/knowledge-base/increase-virtual-memory-beyond-the-recommended-maximum--000011346</a>
- 60. Virtual Address Spaces Windows drivers | Microsoft Learn, accessed June 4, 2025, <a href="https://learn.microsoft.com/en-us/windows-hardware/drivers/gettingstarted/virtual-address-spaces">https://learn.microsoft.com/en-us/windows-hardware/drivers/gettingstarted/virtual-address-spaces</a>
- 61. How to Manage Windows 10 Virtual Memory Pagefile | NinjaOne, accessed June 4, 2025, https://www.ninjaone.com/blog/manage-windows-10-virtual-memory-pagefile/
- 62. Introduction to the page file Windows Client | Microsoft Learn, accessed June 4, 2025, <a href="https://learn.microsoft.com/en-us/troubleshoot/windows-client/performance/introduction-to-the-page-file">https://learn.microsoft.com/en-us/troubleshoot/windows-client/performance/introduction-to-the-page-file</a>
- 63. Under Windows, what is a processes "working set"? Server Fault, accessed June 4, 2025, <a href="https://serverfault.com/questions/13876/under-windows-what-is-a-processes-w">https://serverfault.com/questions/13876/under-windows-what-is-a-processes-w</a> orking-set
- 64. Memory Management in Windows | Handmade Network, accessed June 4, 2025, <a href="https://handmade.network/p/508/memory-management-in-windows/">https://handmade.network/p/508/memory-management-in-windows/</a>
- 65. Working set Wikipedia, accessed June 4, 2025, https://en.wikipedia.org/wiki/Working\_set
- 66. Working Set Win32 apps | Microsoft Learn, accessed June 4, 2025, https://learn.microsoft.com/en-us/windows/win32/memory/working-set
- 67. What is Performance Monitor telling me when my page faults / second are high?, accessed June 4, 2025, <a href="https://superuser.com/questions/240578/what-is-performance-monitor-telling-me-when-my-page-faults-second-are-high">https://superuser.com/questions/240578/what-is-performance-monitor-telling-me-when-my-page-faults-second-are-high</a>
- 68. What is the standby list in Windows memory management? Stack Overflow, accessed June 4, 2025, <a href="https://stackoverflow.com/questions/11089638/what-is-the-standby-list-in-windows-memory-management">https://stackoverflow.com/questions/11089638/what-is-the-standby-list-in-windows-memory-management</a>